## DC Biasing – BJTs

Topic 4 (Chapter 4) (Some materials are from Malvino's book)

## **Biasing**

Biasing: Applying DC voltages to a transistor in order to turn it on so that it can amplify AC signals.

## **The Three Operating Regions**

#### **Active or Linear Region Operation**

- Base–Emitter junction is forward biased
- Base–Collector junction is reverse biased
- BJT works as an Amplifier

#### **Cutoff Region Operation**

- Base–Emitter junction is reverse biased
- Base–Collector junction is reverse biased
- BJT works as an OFF Switch

#### **Saturation Region Operation**

- Base–Emitter junction is forward biased
- Base–Collector junction is forward biased or near forward bias
- BJT works as an ON Switch

# Regions of operation



- 1. Active - used for <u>linear</u> amplification
- 2. Cutoff - used in switching applications (OFF)
- 3. Saturation - used in switching applications (ON)
- Breakdown - can <u>destroy</u> the transistor and should be avoided

## **DC Biasing Circuits**

**Fixed-bias or Base-Bias** 

**Emitter Bias** 

Voltage divider bias circuit

DC bias with voltage feedback

### 4.3 Base-Bias or Fixed-Bias

- Setting up a <u>fixed</u> value of base current
- Base current remains constant for given values of  $V_{\rm RR}$



#### **Load line**

- A <u>visual</u> summary of all the possible transistor operating points
- Connects <u>saturation</u> current (I<sub>Csat</sub>) to <u>cutoff</u>
   voltage (V<sub>CEcutoff</sub>)

## **Load line**

$$I_{C} = \frac{V_{CC} - V_{CE}}{R_{C}}$$

A graph of this equation produces a load line.



## **Saturation**

When the transistor is operating in **saturation**, current through the transistor is at its *maximum* possible value.



# **Understanding Saturation**



# **Understanding Saturation**

$$I_C = \frac{12 \text{ V}}{1 \text{ k}\Omega} = 12 \text{ mA}$$
 This is the Saturation (maximum) current.



# **Understanding Cutoff**



# **Understanding Cutoff**

$$V_{CE(cutoff)} = V_{CC}$$



#### Example 7-1

What are the saturation current and the cutoff voltage in Fig. 7-4a?

Calculate the saturation and cutoff values for Fig. 7-4b.









$$V_C = 15 \text{ V} - (1.95 \text{ mA})(1 \text{ k}\Omega) = 13.1 \text{ V}$$
  
 $V_{CE} = 13.1 \text{ V} - 4.3 \text{ V} = 8.8 \text{ V}$ 

## BJT DC biasing

- First give appropriate directions of the three currents ( $I_E$ ,  $I_B$  and  $I_C$ )
- Find  $\alpha$  and  $\beta$
- Apply KVL in the base-emitter loop.  $V_{BE}=0.7V$ . Find  $I_{B}$
- Find  $I_C = \beta I_B$  and  $I_E = I_B + I_C = (\beta + 1)I_B$  from  $I_B$
- Apply KVL in the collector-emitter loop. Find  $V_{CE}$
- Apply KVL in the base loop to find  $V_B$
- $V_{BE} = 0.7V = V_B V_E$ . Find  $V_E$
- $V_{CE} = V_C V_E$ . Find  $V_C$
- Apply KVL in the emitter loop to find  $V_E$

#### **EXAMPLE 4.4** For the emitter-bias network of Fig. 4.23, determin

a.  $I_B$ .

b.  $I_C$ . c.  $V_{CE}$ . d.  $V_C$ . e.  $V_E$ . f.  $V_B$ . g.  $V_{BC}$ .



**EXAMPLE 4.4** For the emitter-bias network of Fig. 4.23, detern

- a.  $I_B$ .
- b. I<sub>C</sub>.
- c.  $V_{CE}$ .
- d.  $V_C$ .
- e.  $V_E$ .
- f.  $V_B$ .
- g.  $V_{BC}$ .



 $V_{CE} = V_{CC} - I_C(R_C + R_E)$  $= 20 \text{ V} - (2.01 \text{ mA})(2 \text{ k}\Omega + 1 \text{ k}\Omega) = 20 \text{ V} - 6.03 \text{ V}$ = 13.97 V

#### Solution:

a. Eq. (4.17): 
$$I_B = \frac{v_{CC} - v_{BE}}{R_B + (\beta + 1)R_E} = \frac{20 \text{ V} - 0.7 \text{ V}}{430 \text{ k}\Omega + (51)(1 \text{ k}\Omega)}$$

$$= \frac{19.3 \,\mathrm{V}}{481 \,\mathrm{k}\Omega} = 40.1 \,\mu$$

b. 
$$I_C = \beta I_B$$
  
= (50)(40.1  $\mu$ A)  
 $\approx$  2.01 mA

#### **EXAMPLE 4.4** For the emitter-bias network of Fig. 4.23, determin

- a.  $I_B$ .
- b. *I<sub>C</sub>*.
- c.  $V_{CE}$ .
- d. *V<sub>C</sub>*.
- e.  $V_E$ .
- f.  $V_B$ . g.  $V_{BC}$ .



d. 
$$V_C = V_{CC} - I_C R_C$$
  
= 20 V - (2.01 mA)(2 k $\Omega$ ) = 20 V - 4.02 V  
= 15.98 V

- e.  $V_E = V_C V_{CE}$ = 15.98 V - 13.97 V = **2.01 V**
- or  $V_E = I_E R_E \cong I_C R_E$ = (2.01 mA)(1 k $\Omega$ )
  - = 2.01 V
- f.  $V_B = V_{BE} + V_E$ = 0.7 V + 2.01 V = 2.71 V
- g.  $V_{BC} = V_B V_C$ = 2.71 V - 15.98 V = -13.27 V (reverse-biased as required)

# 4.5 Voltage divider bias

- Base circuit contains a voltage divider
- Most widely used
- Known as VDB



# Voltage divider bias circuit $+V_{CC}$ $R_1$ and $R_2$ form a voltage divider

## **Divider analysis:**

$$\mathbf{R}_{\text{th}} = \mathbf{R}_1 \parallel \mathbf{R}_2$$

$$\mathbf{E_{th}} = \frac{\mathbf{R_2}}{\mathbf{R_1} + \mathbf{R_2}} \quad \mathbf{V_{CC}}$$



FIG. 4.33
Determining E<sub>Th</sub>.



FIG. 4.34
Inserting the Thévenin equivalent circuit.



FIG. 4.31

Redrawing the input side of the network of Fig. 4.28.



FIG. 4.32

Determining R<sub>Th</sub>.

$$I_B = \frac{E_{\text{Th}} - V_{BE}}{R_{\text{Th}} + (\beta + 1)R_E}$$

**EXAMPLE 4.8** Determine the dc bias voltage  $V_{CE}$  and the current  $I_C$  for the voltage-divider configuration of Fig. 4.35.



**EXAMPLE 4.8** Determine the dc bias voltage  $V_{CE}$  and the current  $I_C$  for the voltagedivider configuration of Fig. 4.35.

**Solution:** Eq. (4.28): 
$$R_{\text{Th}} = R_1 || R_2$$

$$= \frac{(39 \text{ k}\Omega)(3.9 \text{ k}\Omega)}{39 \text{ k}\Omega + 3.9 \text{ k}\Omega} = 3.55 \text{ k}\Omega$$

$$= \frac{R_2 V_{GG}}{R_2 V_{GG}}$$

Eq. (4.29): 
$$E_{\text{Th}} = \frac{R_2 V_{CC}}{R_1 + R_2}$$
$$= \frac{(3.9 \text{ k}\Omega)(22 \text{ V})}{39 \text{ k}\Omega + 3.9 \text{ k}\Omega} = 2 \text{ V}$$

Eq. (4.30): 
$$I_B = \frac{E_{\text{Th}} - V_{BE}}{R_{\text{Th}} + (\beta + 1)R_E}$$

$$= \frac{2 \text{ V} - 0.7 \text{ V}}{3.55 \text{ k}\Omega + (101)(1.5 \text{ k}\Omega)} = \frac{1.3 \text{ V}}{3.55 \text{ k}\Omega + 151.5 \text{ k}\Omega}$$
$$= 8.38 \,\mu\text{A}$$

$$= \beta I_B$$
  
= (100)(8.38  $\mu$ A)

= 
$$(100)(8.38 \,\mu\text{A})$$
  
=  $0.84 \,\text{mA}$ 

$$V_{CE} = V_{CC} - I_C(R_C + R_E)$$
  
= 22 V - (0.84 mA)(10 k\Omega + 1.5 k\Omega)

$$= 22 \text{ V} - 9.66 \text{ V}$$

 $I_C = \beta I_B$ 



$$= 12.34 \text{ V}$$

## 4.6 Collector-feedback bias



DC bias circuit with voltage feedback.



Base-emitter loop for the network of Fig. 4.38.

#### Our text calls it DC Bias With Voltage Feedback

Current through 
$$R_C = I_{R_C} = I_{C'}$$
  
 $I_{C'} = I_C + I_B$ 

**EXAMPLE 4.12** Determine the quiescent levels of  $I_{C_Q}$  and  $V_{CE_Q}$  for the network of Fig. 4.41.



FIG. 4.41
Network for Example 4.12.

: 
$$I_B = \frac{V_{CC} - V_{BE}}{R_F + \beta(R_C + R_E)}$$
  
=  $\frac{10 \text{ V} - 0.7 \text{ V}}{250 \text{ k}\Omega + (90)(4.7 \text{ k}\Omega + 1.2 \text{ k}\Omega)}$   
=  $\frac{9.3 \text{ V}}{250 \text{ k}\Omega + 531 \text{ k}\Omega} = \frac{9.3 \text{ V}}{781 \text{ k}\Omega}$   
=  $11.91 \mu\text{A}$   
 $I_{C_Q} = \beta I_B = (90)(11.91 \mu\text{A})$   
=  $1.07 \text{ mA}$   
 $V_{CE_Q} = V_{CC} - I_C(R_C + R_E)$   
=  $10 \text{ V} - (1.07 \text{ mA})(4.7 \text{ k}\Omega + 1.2 \text{ k}\Omega)$   
=  $10 \text{ V} - 6.31 \text{ V}$   
=  $3.69 \text{ V}$ 

# 4.7 EMITTER-FOLLOWER CONFIGURATION



- The output is taken off the emitter terminal
- Also called Common Collector configuration

#### **EMITTER-FOLLOWER DC ANALYSIS**



$$-I_B R_B - V_{BE} - I_E R_E + V_{EE} = 0$$
$$I_E = (\beta + 1)I_B$$

$$I_B = \frac{V_{EE} - V_{BE}}{R_B + (\beta + 1)R_E}$$

$$-V_{CE}-I_{E}R_{E}+V_{EE}=0$$

$$V_{CE} = V_{EE} - I_E R_E$$

**EXAMPLE 4.16** Determine  $V_{CE_Q}$  and  $I_{E_Q}$  for the network of Fig. 4.48.



$$I_B = \frac{V_{EE} - V_{BE}}{R_B + (\beta + 1)R_E}$$

$$= \frac{20 \text{ V} - 0.7 \text{ V}}{240 \text{ k}\Omega + (90 + 1)2 \text{ k}\Omega} = \frac{19.3 \text{ V}}{240 \text{ k}\Omega + 182 \text{ k}\Omega}$$

$$= \frac{19.3 \text{ V}}{422 \text{ k}\Omega} = 45.73 \,\mu\text{A}$$

$$\begin{split} V_{CE_Q} &= V_{EE} - I_E R_E \\ &= V_{EE} - (\beta + 1) I_B R_E \\ &= 20 \text{ V} - (90 + 1) (45.73 \,\mu\text{A}) (2 \,\text{k}\Omega) \\ &= 20 \,\text{V} - 8.32 \,\text{V} \\ &= 11.68 \,\text{V} \\ I_{E_Q} &= (\beta + 1) I_B = (91) (45.73 \,\mu\text{A}) \\ &= 4.16 \,\text{mA} \end{split}$$

#### 4.8 COMMON-BASE CONFIGURATION



- The input signal is applied at the emitter terminal
- The base is at ground potential.
- The output signal is applied at the collector terminal

**EXAMPLE 4.17** Determine the currents  $I_E$  and  $I_B$  and the voltages  $V_{CE}$  and  $V_{CB}$  for the common-base configuration of Fig. 4.52.

